#### Scaling or how changes are related to each other

sami.franssila@aalto.fi

# Outline

- Wafer size (and thickness) scaling
- Wafer specs scaling
- Wafer fab scaling
- Etch scaling
- Aspect ratio scaling
- CMOS oxide and junction scaling

## Wafer size & thickness scaling



Thickness has to increase because mechanical strength (especially at high temperatures) is required.

#### Wafer specs scaling for CMOS

| Wafer size                 | 100              | 125              | 150              | 200                | 300             | mm                       |
|----------------------------|------------------|------------------|------------------|--------------------|-----------------|--------------------------|
| Thickness                  | 525              | 625              | 675              | 725                | 775             | μm                       |
| TTV                        | 3                | 3                | 2                | 1.5                | 1               | μm                       |
| Warp                       | 20-30            | 18-35            | 20-30            | 10-30              | 10-20           | μm                       |
| Flatness                   | <3               | <2               | <1               | 0.5-1              | 0.5-0.8         | μm                       |
| Oxygen<br>OISF             | 20<br>100-200    | 17<br>100        | 15<br><10        | 14<br>none         | 12<br>none      | pmma<br>cm <sup>-2</sup> |
| Particles<br>Particle size | 10<br>0.3        | 10<br>0.3        | 5-10<br>0.3      | 10-100<br>0.16     | 50-100<br>0.12  | #/wafer<br>µm            |
| Metals                     | 10 <sup>12</sup> | 10 <sup>11</sup> | 10 <sup>11</sup> | 5*10 <sup>10</sup> | 10 <sup>9</sup> | atoms/cm <sup>2</sup>    |

Tighter, not because of wafer size, but because smaller LWs on large wafers.

#### Wafer sizes (2001 prediction)



Doering, R. & Y. Nishi: Limits of integrated circuit manufacturing, Proc. IEEE Vol. 89 (2001) p. 375

# Wafer sizes (2013 prediction)

Historic and projected semiconductor demand (% of sq. inch of Si wafer), by wafer size



https://www.extremetech.com/extreme/163372-atom-everywhere-intelbreaks-ground-on-first-450mm-fab

# Making 450 mm etcher

"Maximum throughput of an etch tool is governed by two basic factors:

1) wafer load/unload time

2) etch time.

With good engineering wafer throughput is independent of wafer size, so that *chip* throughput improves as the wafer size increases."

# Making 450 mm etcher (2)

"But "good engineering" is not free, and it takes work to keep the etch uniformity the same for a larger wafer.

The larger etch tools also cost more money to make. But if the tool cost does not increase as fast as the wafer area, the result is a lower cost per chip.

This is the goal, and the reason why we pursue larger wafer sizes."

Chris Mack: http://www.lithoguru.com/scientist/essays/why450.html

# Cost analysis of 450 mm etcher

Wafer diameter increase of 1.5X compared with 300 mm Wafer area increases by factor of 2.25

Because of edge die effect it is possible for the number of good chips to increase at a slightly higher amount, maybe up to a factor of 2.4.

If the cost of the etcher, the amount of fab floor space, and the per-wafer cost of process chemicals all increase by 30%, the cost per chip will change by 1.3/2.25 = 0.58.

Thus, the etch cost per chip will be 42% lower.

#### Reduction stepper: ~100 exposures/wafer Compare proximity

Compared to proximity litho:



Nikon.com

# 450 mm lithography

Reduction stepper litho process time consists of:

- 1) wafer load/unload time
- 2) exposure time

The load time can be kept constant as a function of wafer size, but the exposure time increases as the wafer size increases.

And since wafer load/unload time is a very small fraction of the total process time, the result for lithography is a near-constant *wafer-area* throughput (rather than the constant wafer throughput for etch) as wafer size is changed.

➔ Proportion of lithography of total costs will increase. Today 50%

# 450mm: Why it failed.

#### 23rd-Mar-2020

- lack of consensus of wafer fab owners
- opposition from the semiconductor equipment and materials industry
- but in the end it was the economics of Moore's Law ...
- growth in areal density in the semiconductor industry is still above the trendline after 55-years!

### Photomask cost scaling



For a 40 mask microprocessor → mask set costs \$2M

### 8-level IC metallization



## Aspect ratio scaling



Actually, aspect ratio (height:width) does NOT scale; it has remained more or less 1:1 for decades.



#### Aspect ratio - nanodevices



PCM = Phase Change Memory. PCM material is either crystalline or amorphous, and its resistance changes dramatically. Thermally programmed. This picture is highly schematic.

But if we know that 50 nm lithography linewidth is used to make it, we can make some good guesses:

Heater is clearly the smallest structure, i.e. width 50 nm.

Aspect ratio 2:1 is realistic, so insulator thickness is 100 nm, and PCM thickness 150 nm.

# Etch selectivity scaling

Case 1: poly:oxide selectivity in gate etching

Case 2: contact hole etch selectivity (oxide:silicon)

# **CMOS** cross section



When we etch the gate, we do not want to etch thru gate oxide

Later on, when we etch the contact holes, we must not etch thru the junction.

# CMOS linewidth: 5 µm



Polysilicon gate: 500 nm thick Gate oxide thickness (LW/50) = 100 nm Etch selectivity poly:oxide = 10:1 Overetch = 50 % Oxide loss = \_\_\_\_nm Oxide loss = \_\_\_\_% of original thickness

# CMOS linewidth: 1 µm



Polysilicon gate: 300 nm thick Gate oxide thickness (LW/50) = 20 nm Overetch = 50 % Oxide loss = same % loss as in above, Calculate etch selectivity poly:oxide needed to achieve this !

# Junction depth scaling



Junction depth has to be scaled when lithographic dimensions scaled.

## Contact hole etch selectivity





How deep can oxide etch penetrate into silicon ?

What selectivity is required if ox thickness 250 nm, ox etch rate 500 nm/min, and allowed silicon loss is 5 nm ? 30% overetch.

Etch time = 30 s Overetch = 10 s, so 5 nm/0.16 min  $\approx$  30 nm/min





#### LDD:

1<sup>st</sup> implant, low dose 2<sup>nd</sup> implant, high dose

Spacer:

Conformal CVD deposition Anisotropic etch

#### Professor N Cheung, U.C. Berkeley

#### Self-Aligned Silicide Process (SALICIDE) using lon Implantation and Metal-Si reaction



Oxide spacers are formed anisotropic plasma etch of CVD oxide over poly gate. Titanium deposition. TiSi<sub>2</sub> formation on <Si> and polysilicon alike.

# Silicide thickness scaling



When junction depth is scaled down, silicide thickness must be scaled down.

If junction depth is 100 nm, silicide thickness e.g. 50 nm.

What is the original metal thickness ?

Professor N Cheung, U.C. Berkeley

# Choice of silicide

Want: low resistivity low anneal temperature small consumption of silicon

| Silicide                | Thin film<br>resistivity<br>(μΩcm) | Sintering<br>temp<br>(°C) | Stable on<br>Si up to<br>(°C) | Reaction<br>with Al at<br>(°C) | nm of Si<br>consumed<br>per nm of<br>metal | nm of<br>resulting<br>silicide<br>per nm of<br>metal |
|-------------------------|------------------------------------|---------------------------|-------------------------------|--------------------------------|--------------------------------------------|------------------------------------------------------|
| PtSi                    | 28-35                              | 250-400                   | ~750                          | 250                            | 1.12                                       | 1.97                                                 |
| TiSi <sub>2</sub> (C54) | 13-16                              | 700-900                   | ~900                          | 450                            | 2.27                                       | 2.51                                                 |
| TiSi <sub>2</sub> (C49) | 60-70                              | 500-700                   |                               |                                | 2.27                                       | 2.51                                                 |
| Co <sub>2</sub> Si      | ~70                                | 300-500                   |                               |                                | 0.91                                       | 1.47                                                 |
| CoSi                    | 100-150                            | 400-600                   |                               |                                | 1.82                                       | 2.02                                                 |
| CoSi <sub>2</sub>       | 14-20                              | 600-800                   | ~950                          | 400                            | 3.64                                       | 3.52                                                 |
| NiSi                    | 14-20                              | 400-600                   | ~650                          |                                | 1.83                                       | 2.34                                                 |
| NiSi <sub>2</sub>       | 40-50                              | 600-800                   |                               |                                | 3.65                                       | 3.63                                                 |
| WSi <sub>2</sub>        | 30-70                              | 1000                      | ~1000                         | 500                            | 2.53                                       | 2.58                                                 |
| MoSi <sub>2</sub>       | 40-100                             | 800-1000                  | ~1000                         | 500                            | 2.56                                       | 2.59                                                 |
| TaSi <sub>2</sub>       | 35-55                              | 800-1000                  | ~1000                         | 500                            | 2.21                                       | 2.41                                                 |

### Take home messages

- Chip size should be as small as possible (from production efficiency; but large from functionality point of view)
- Small linewidths costlier but enable more functions.
- Big wafer size reduces costs.
- Advanced lithography is only done on large wafers.
- Large wafers are thicker because of mechanical strength.
- Thicker wafers not good for thru-wafer MEMS.
- Thin wafers good for solar, but mechanically weak.
- Usually aspect ratios are between 1:2 to 2:1.
- In nanodevices aspect ratios ~1:1
- High aspect ratios are rare, mostly in MEMS and DRAM.